i810_drm.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. #ifndef _I810_DRM_H_
  3. #define _I810_DRM_H_
  4. #include "drm.h"
  5. #if defined(__cplusplus)
  6. extern "C" {
  7. #endif
  8. /* WARNING: These defines must be the same as what the Xserver uses.
  9. * if you change them, you must change the defines in the Xserver.
  10. */
  11. #ifndef _I810_DEFINES_
  12. #define _I810_DEFINES_
  13. #define I810_DMA_BUF_ORDER 12
  14. #define I810_DMA_BUF_SZ (1<<I810_DMA_BUF_ORDER)
  15. #define I810_DMA_BUF_NR 256
  16. #define I810_NR_SAREA_CLIPRECTS 8
  17. /* Each region is a minimum of 64k, and there are at most 64 of them.
  18. */
  19. #define I810_NR_TEX_REGIONS 64
  20. #define I810_LOG_MIN_TEX_REGION_SIZE 16
  21. #endif
  22. #define I810_UPLOAD_TEX0IMAGE 0x1 /* handled clientside */
  23. #define I810_UPLOAD_TEX1IMAGE 0x2 /* handled clientside */
  24. #define I810_UPLOAD_CTX 0x4
  25. #define I810_UPLOAD_BUFFERS 0x8
  26. #define I810_UPLOAD_TEX0 0x10
  27. #define I810_UPLOAD_TEX1 0x20
  28. #define I810_UPLOAD_CLIPRECTS 0x40
  29. /* Indices into buf.Setup where various bits of state are mirrored per
  30. * context and per buffer. These can be fired at the card as a unit,
  31. * or in a piecewise fashion as required.
  32. */
  33. /* Destbuffer state
  34. * - backbuffer linear offset and pitch -- invarient in the current dri
  35. * - zbuffer linear offset and pitch -- also invarient
  36. * - drawing origin in back and depth buffers.
  37. *
  38. * Keep the depth/back buffer state here to accommodate private buffers
  39. * in the future.
  40. */
  41. #define I810_DESTREG_DI0 0 /* CMD_OP_DESTBUFFER_INFO (2 dwords) */
  42. #define I810_DESTREG_DI1 1
  43. #define I810_DESTREG_DV0 2 /* GFX_OP_DESTBUFFER_VARS (2 dwords) */
  44. #define I810_DESTREG_DV1 3
  45. #define I810_DESTREG_DR0 4 /* GFX_OP_DRAWRECT_INFO (4 dwords) */
  46. #define I810_DESTREG_DR1 5
  47. #define I810_DESTREG_DR2 6
  48. #define I810_DESTREG_DR3 7
  49. #define I810_DESTREG_DR4 8
  50. #define I810_DEST_SETUP_SIZE 10
  51. /* Context state
  52. */
  53. #define I810_CTXREG_CF0 0 /* GFX_OP_COLOR_FACTOR */
  54. #define I810_CTXREG_CF1 1
  55. #define I810_CTXREG_ST0 2 /* GFX_OP_STIPPLE */
  56. #define I810_CTXREG_ST1 3
  57. #define I810_CTXREG_VF 4 /* GFX_OP_VERTEX_FMT */
  58. #define I810_CTXREG_MT 5 /* GFX_OP_MAP_TEXELS */
  59. #define I810_CTXREG_MC0 6 /* GFX_OP_MAP_COLOR_STAGES - stage 0 */
  60. #define I810_CTXREG_MC1 7 /* GFX_OP_MAP_COLOR_STAGES - stage 1 */
  61. #define I810_CTXREG_MC2 8 /* GFX_OP_MAP_COLOR_STAGES - stage 2 */
  62. #define I810_CTXREG_MA0 9 /* GFX_OP_MAP_ALPHA_STAGES - stage 0 */
  63. #define I810_CTXREG_MA1 10 /* GFX_OP_MAP_ALPHA_STAGES - stage 1 */
  64. #define I810_CTXREG_MA2 11 /* GFX_OP_MAP_ALPHA_STAGES - stage 2 */
  65. #define I810_CTXREG_SDM 12 /* GFX_OP_SRC_DEST_MONO */
  66. #define I810_CTXREG_FOG 13 /* GFX_OP_FOG_COLOR */
  67. #define I810_CTXREG_B1 14 /* GFX_OP_BOOL_1 */
  68. #define I810_CTXREG_B2 15 /* GFX_OP_BOOL_2 */
  69. #define I810_CTXREG_LCS 16 /* GFX_OP_LINEWIDTH_CULL_SHADE_MODE */
  70. #define I810_CTXREG_PV 17 /* GFX_OP_PV_RULE -- Invarient! */
  71. #define I810_CTXREG_ZA 18 /* GFX_OP_ZBIAS_ALPHAFUNC */
  72. #define I810_CTXREG_AA 19 /* GFX_OP_ANTIALIAS */
  73. #define I810_CTX_SETUP_SIZE 20
  74. /* Texture state (per tex unit)
  75. */
  76. #define I810_TEXREG_MI0 0 /* GFX_OP_MAP_INFO (4 dwords) */
  77. #define I810_TEXREG_MI1 1
  78. #define I810_TEXREG_MI2 2
  79. #define I810_TEXREG_MI3 3
  80. #define I810_TEXREG_MF 4 /* GFX_OP_MAP_FILTER */
  81. #define I810_TEXREG_MLC 5 /* GFX_OP_MAP_LOD_CTL */
  82. #define I810_TEXREG_MLL 6 /* GFX_OP_MAP_LOD_LIMITS */
  83. #define I810_TEXREG_MCS 7 /* GFX_OP_MAP_COORD_SETS ??? */
  84. #define I810_TEX_SETUP_SIZE 8
  85. /* Flags for clear ioctl
  86. */
  87. #define I810_FRONT 0x1
  88. #define I810_BACK 0x2
  89. #define I810_DEPTH 0x4
  90. typedef enum _drm_i810_init_func {
  91. I810_INIT_DMA = 0x01,
  92. I810_CLEANUP_DMA = 0x02,
  93. I810_INIT_DMA_1_4 = 0x03
  94. } drm_i810_init_func_t;
  95. /* This is the init structure after v1.2 */
  96. typedef struct _drm_i810_init {
  97. drm_i810_init_func_t func;
  98. unsigned int mmio_offset;
  99. unsigned int buffers_offset;
  100. int sarea_priv_offset;
  101. unsigned int ring_start;
  102. unsigned int ring_end;
  103. unsigned int ring_size;
  104. unsigned int front_offset;
  105. unsigned int back_offset;
  106. unsigned int depth_offset;
  107. unsigned int overlay_offset;
  108. unsigned int overlay_physical;
  109. unsigned int w;
  110. unsigned int h;
  111. unsigned int pitch;
  112. unsigned int pitch_bits;
  113. } drm_i810_init_t;
  114. /* This is the init structure prior to v1.2 */
  115. typedef struct _drm_i810_pre12_init {
  116. drm_i810_init_func_t func;
  117. unsigned int mmio_offset;
  118. unsigned int buffers_offset;
  119. int sarea_priv_offset;
  120. unsigned int ring_start;
  121. unsigned int ring_end;
  122. unsigned int ring_size;
  123. unsigned int front_offset;
  124. unsigned int back_offset;
  125. unsigned int depth_offset;
  126. unsigned int w;
  127. unsigned int h;
  128. unsigned int pitch;
  129. unsigned int pitch_bits;
  130. } drm_i810_pre12_init_t;
  131. /* Warning: If you change the SAREA structure you must change the Xserver
  132. * structure as well */
  133. typedef struct _drm_i810_tex_region {
  134. unsigned char next, prev; /* indices to form a circular LRU */
  135. unsigned char in_use; /* owned by a client, or free? */
  136. int age; /* tracked by clients to update local LRU's */
  137. } drm_i810_tex_region_t;
  138. typedef struct _drm_i810_sarea {
  139. unsigned int ContextState[I810_CTX_SETUP_SIZE];
  140. unsigned int BufferState[I810_DEST_SETUP_SIZE];
  141. unsigned int TexState[2][I810_TEX_SETUP_SIZE];
  142. unsigned int dirty;
  143. unsigned int nbox;
  144. struct drm_clip_rect boxes[I810_NR_SAREA_CLIPRECTS];
  145. /* Maintain an LRU of contiguous regions of texture space. If
  146. * you think you own a region of texture memory, and it has an
  147. * age different to the one you set, then you are mistaken and
  148. * it has been stolen by another client. If global texAge
  149. * hasn't changed, there is no need to walk the list.
  150. *
  151. * These regions can be used as a proxy for the fine-grained
  152. * texture information of other clients - by maintaining them
  153. * in the same lru which is used to age their own textures,
  154. * clients have an approximate lru for the whole of global
  155. * texture space, and can make informed decisions as to which
  156. * areas to kick out. There is no need to choose whether to
  157. * kick out your own texture or someone else's - simply eject
  158. * them all in LRU order.
  159. */
  160. drm_i810_tex_region_t texList[I810_NR_TEX_REGIONS + 1];
  161. /* Last elt is sentinal */
  162. int texAge; /* last time texture was uploaded */
  163. int last_enqueue; /* last time a buffer was enqueued */
  164. int last_dispatch; /* age of the most recently dispatched buffer */
  165. int last_quiescent; /* */
  166. int ctxOwner; /* last context to upload state */
  167. int vertex_prim;
  168. int pf_enabled; /* is pageflipping allowed? */
  169. int pf_active;
  170. int pf_current_page; /* which buffer is being displayed? */
  171. } drm_i810_sarea_t;
  172. /* WARNING: If you change any of these defines, make sure to change the
  173. * defines in the Xserver file (xf86drmMga.h)
  174. */
  175. /* i810 specific ioctls
  176. * The device specific ioctl range is 0x40 to 0x79.
  177. */
  178. #define DRM_I810_INIT 0x00
  179. #define DRM_I810_VERTEX 0x01
  180. #define DRM_I810_CLEAR 0x02
  181. #define DRM_I810_FLUSH 0x03
  182. #define DRM_I810_GETAGE 0x04
  183. #define DRM_I810_GETBUF 0x05
  184. #define DRM_I810_SWAP 0x06
  185. #define DRM_I810_COPY 0x07
  186. #define DRM_I810_DOCOPY 0x08
  187. #define DRM_I810_OV0INFO 0x09
  188. #define DRM_I810_FSTATUS 0x0a
  189. #define DRM_I810_OV0FLIP 0x0b
  190. #define DRM_I810_MC 0x0c
  191. #define DRM_I810_RSTATUS 0x0d
  192. #define DRM_I810_FLIP 0x0e
  193. #define DRM_IOCTL_I810_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I810_INIT, drm_i810_init_t)
  194. #define DRM_IOCTL_I810_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_I810_VERTEX, drm_i810_vertex_t)
  195. #define DRM_IOCTL_I810_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_I810_CLEAR, drm_i810_clear_t)
  196. #define DRM_IOCTL_I810_FLUSH DRM_IO( DRM_COMMAND_BASE + DRM_I810_FLUSH)
  197. #define DRM_IOCTL_I810_GETAGE DRM_IO( DRM_COMMAND_BASE + DRM_I810_GETAGE)
  198. #define DRM_IOCTL_I810_GETBUF DRM_IOWR(DRM_COMMAND_BASE + DRM_I810_GETBUF, drm_i810_dma_t)
  199. #define DRM_IOCTL_I810_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_I810_SWAP)
  200. #define DRM_IOCTL_I810_COPY DRM_IOW( DRM_COMMAND_BASE + DRM_I810_COPY, drm_i810_copy_t)
  201. #define DRM_IOCTL_I810_DOCOPY DRM_IO( DRM_COMMAND_BASE + DRM_I810_DOCOPY)
  202. #define DRM_IOCTL_I810_OV0INFO DRM_IOR( DRM_COMMAND_BASE + DRM_I810_OV0INFO, drm_i810_overlay_t)
  203. #define DRM_IOCTL_I810_FSTATUS DRM_IO ( DRM_COMMAND_BASE + DRM_I810_FSTATUS)
  204. #define DRM_IOCTL_I810_OV0FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I810_OV0FLIP)
  205. #define DRM_IOCTL_I810_MC DRM_IOW( DRM_COMMAND_BASE + DRM_I810_MC, drm_i810_mc_t)
  206. #define DRM_IOCTL_I810_RSTATUS DRM_IO ( DRM_COMMAND_BASE + DRM_I810_RSTATUS)
  207. #define DRM_IOCTL_I810_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I810_FLIP)
  208. typedef struct _drm_i810_clear {
  209. int clear_color;
  210. int clear_depth;
  211. int flags;
  212. } drm_i810_clear_t;
  213. /* These may be placeholders if we have more cliprects than
  214. * I810_NR_SAREA_CLIPRECTS. In that case, the client sets discard to
  215. * false, indicating that the buffer will be dispatched again with a
  216. * new set of cliprects.
  217. */
  218. typedef struct _drm_i810_vertex {
  219. int idx; /* buffer index */
  220. int used; /* nr bytes in use */
  221. int discard; /* client is finished with the buffer? */
  222. } drm_i810_vertex_t;
  223. typedef struct _drm_i810_copy_t {
  224. int idx; /* buffer index */
  225. int used; /* nr bytes in use */
  226. void *address; /* Address to copy from */
  227. } drm_i810_copy_t;
  228. #define PR_TRIANGLES (0x0<<18)
  229. #define PR_TRISTRIP_0 (0x1<<18)
  230. #define PR_TRISTRIP_1 (0x2<<18)
  231. #define PR_TRIFAN (0x3<<18)
  232. #define PR_POLYGON (0x4<<18)
  233. #define PR_LINES (0x5<<18)
  234. #define PR_LINESTRIP (0x6<<18)
  235. #define PR_RECTS (0x7<<18)
  236. #define PR_MASK (0x7<<18)
  237. typedef struct drm_i810_dma {
  238. void *virtual;
  239. int request_idx;
  240. int request_size;
  241. int granted;
  242. } drm_i810_dma_t;
  243. typedef struct _drm_i810_overlay_t {
  244. unsigned int offset; /* Address of the Overlay Regs */
  245. unsigned int physical;
  246. } drm_i810_overlay_t;
  247. typedef struct _drm_i810_mc {
  248. int idx; /* buffer index */
  249. int used; /* nr bytes in use */
  250. int num_blocks; /* number of GFXBlocks */
  251. int *length; /* List of lengths for GFXBlocks (FUTURE) */
  252. unsigned int last_render; /* Last Render Request */
  253. } drm_i810_mc_t;
  254. #if defined(__cplusplus)
  255. }
  256. #endif
  257. #endif /* _I810_DRM_H_ */