mlx5-abi.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
  2. /*
  3. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX5_ABI_USER_H
  34. #define MLX5_ABI_USER_H
  35. #include <linux/types.h>
  36. #include <linux/if_ether.h> /* For ETH_ALEN. */
  37. #include <rdma/ib_user_ioctl_verbs.h>
  38. enum {
  39. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  40. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  41. MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
  42. MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
  43. MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
  44. MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
  45. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
  46. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
  47. MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
  48. MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE = 1 << 9,
  49. };
  50. enum {
  51. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  52. };
  53. enum {
  54. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  55. };
  56. /* Increment this value if any changes that break userspace ABI
  57. * compatibility are made.
  58. */
  59. #define MLX5_IB_UVERBS_ABI_VERSION 1
  60. /* Make sure that all structs defined in this file remain laid out so
  61. * that they pack the same way on 32-bit and 64-bit architectures (to
  62. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  63. * In particular do not use pointer types -- pass pointers in __u64
  64. * instead.
  65. */
  66. struct mlx5_ib_alloc_ucontext_req {
  67. __u32 total_num_bfregs;
  68. __u32 num_low_latency_bfregs;
  69. };
  70. enum mlx5_lib_caps {
  71. MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
  72. };
  73. enum mlx5_ib_alloc_uctx_v2_flags {
  74. MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
  75. };
  76. struct mlx5_ib_alloc_ucontext_req_v2 {
  77. __u32 total_num_bfregs;
  78. __u32 num_low_latency_bfregs;
  79. __u32 flags;
  80. __u32 comp_mask;
  81. __u8 max_cqe_version;
  82. __u8 reserved0;
  83. __u16 reserved1;
  84. __u32 reserved2;
  85. __aligned_u64 lib_caps;
  86. };
  87. enum mlx5_ib_alloc_ucontext_resp_mask {
  88. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  89. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
  90. };
  91. enum mlx5_user_cmds_supp_uhw {
  92. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  93. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  94. };
  95. /* The eth_min_inline response value is set to off-by-one vs the FW
  96. * returned value to allow user-space to deal with older kernels.
  97. */
  98. enum mlx5_user_inline_mode {
  99. MLX5_USER_INLINE_MODE_NA,
  100. MLX5_USER_INLINE_MODE_NONE,
  101. MLX5_USER_INLINE_MODE_L2,
  102. MLX5_USER_INLINE_MODE_IP,
  103. MLX5_USER_INLINE_MODE_TCP_UDP,
  104. };
  105. enum {
  106. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
  107. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
  108. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
  109. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
  110. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
  111. };
  112. struct mlx5_ib_alloc_ucontext_resp {
  113. __u32 qp_tab_size;
  114. __u32 bf_reg_size;
  115. __u32 tot_bfregs;
  116. __u32 cache_line_size;
  117. __u16 max_sq_desc_sz;
  118. __u16 max_rq_desc_sz;
  119. __u32 max_send_wqebb;
  120. __u32 max_recv_wr;
  121. __u32 max_srq_recv_wr;
  122. __u16 num_ports;
  123. __u16 flow_action_flags;
  124. __u32 comp_mask;
  125. __u32 response_length;
  126. __u8 cqe_version;
  127. __u8 cmds_supp_uhw;
  128. __u8 eth_min_inline;
  129. __u8 clock_info_versions;
  130. __aligned_u64 hca_core_clock_offset;
  131. __u32 log_uar_size;
  132. __u32 num_uars_per_page;
  133. __u32 num_dyn_bfregs;
  134. __u32 dump_fill_mkey;
  135. };
  136. struct mlx5_ib_alloc_pd_resp {
  137. __u32 pdn;
  138. };
  139. struct mlx5_ib_tso_caps {
  140. __u32 max_tso; /* Maximum tso payload size in bytes */
  141. /* Corresponding bit will be set if qp type from
  142. * 'enum ib_qp_type' is supported, e.g.
  143. * supported_qpts |= 1 << IB_QPT_UD
  144. */
  145. __u32 supported_qpts;
  146. };
  147. struct mlx5_ib_rss_caps {
  148. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  149. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  150. __u8 reserved[7];
  151. };
  152. enum mlx5_ib_cqe_comp_res_format {
  153. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  154. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  155. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
  156. };
  157. struct mlx5_ib_cqe_comp_caps {
  158. __u32 max_num;
  159. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  160. };
  161. enum mlx5_ib_packet_pacing_cap_flags {
  162. MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
  163. };
  164. struct mlx5_packet_pacing_caps {
  165. __u32 qp_rate_limit_min;
  166. __u32 qp_rate_limit_max; /* In kpbs */
  167. /* Corresponding bit will be set if qp type from
  168. * 'enum ib_qp_type' is supported, e.g.
  169. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  170. */
  171. __u32 supported_qpts;
  172. __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
  173. __u8 reserved[3];
  174. };
  175. enum mlx5_ib_mpw_caps {
  176. MPW_RESERVED = 1 << 0,
  177. MLX5_IB_ALLOW_MPW = 1 << 1,
  178. MLX5_IB_SUPPORT_EMPW = 1 << 2,
  179. };
  180. enum mlx5_ib_sw_parsing_offloads {
  181. MLX5_IB_SW_PARSING = 1 << 0,
  182. MLX5_IB_SW_PARSING_CSUM = 1 << 1,
  183. MLX5_IB_SW_PARSING_LSO = 1 << 2,
  184. };
  185. struct mlx5_ib_sw_parsing_caps {
  186. __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
  187. /* Corresponding bit will be set if qp type from
  188. * 'enum ib_qp_type' is supported, e.g.
  189. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  190. */
  191. __u32 supported_qpts;
  192. };
  193. struct mlx5_ib_striding_rq_caps {
  194. __u32 min_single_stride_log_num_of_bytes;
  195. __u32 max_single_stride_log_num_of_bytes;
  196. __u32 min_single_wqe_log_num_of_strides;
  197. __u32 max_single_wqe_log_num_of_strides;
  198. /* Corresponding bit will be set if qp type from
  199. * 'enum ib_qp_type' is supported, e.g.
  200. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  201. */
  202. __u32 supported_qpts;
  203. __u32 reserved;
  204. };
  205. enum mlx5_ib_query_dev_resp_flags {
  206. /* Support 128B CQE compression */
  207. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
  208. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
  209. MLX5_IB_QUERY_DEV_RESP_PACKET_BASED_CREDIT_MODE = 1 << 2,
  210. MLX5_IB_QUERY_DEV_RESP_FLAGS_SCAT2CQE_DCT = 1 << 3,
  211. };
  212. enum mlx5_ib_tunnel_offloads {
  213. MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
  214. MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
  215. MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
  216. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
  217. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
  218. };
  219. struct mlx5_ib_query_device_resp {
  220. __u32 comp_mask;
  221. __u32 response_length;
  222. struct mlx5_ib_tso_caps tso_caps;
  223. struct mlx5_ib_rss_caps rss_caps;
  224. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  225. struct mlx5_packet_pacing_caps packet_pacing_caps;
  226. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  227. __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
  228. struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
  229. struct mlx5_ib_striding_rq_caps striding_rq_caps;
  230. __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
  231. __u32 reserved;
  232. };
  233. enum mlx5_ib_create_cq_flags {
  234. MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
  235. };
  236. struct mlx5_ib_create_cq {
  237. __aligned_u64 buf_addr;
  238. __aligned_u64 db_addr;
  239. __u32 cqe_size;
  240. __u8 cqe_comp_en;
  241. __u8 cqe_comp_res_format;
  242. __u16 flags;
  243. };
  244. struct mlx5_ib_create_cq_resp {
  245. __u32 cqn;
  246. __u32 reserved;
  247. };
  248. struct mlx5_ib_resize_cq {
  249. __aligned_u64 buf_addr;
  250. __u16 cqe_size;
  251. __u16 reserved0;
  252. __u32 reserved1;
  253. };
  254. struct mlx5_ib_create_srq {
  255. __aligned_u64 buf_addr;
  256. __aligned_u64 db_addr;
  257. __u32 flags;
  258. __u32 reserved0; /* explicit padding (optional on i386) */
  259. __u32 uidx;
  260. __u32 reserved1;
  261. };
  262. struct mlx5_ib_create_srq_resp {
  263. __u32 srqn;
  264. __u32 reserved;
  265. };
  266. struct mlx5_ib_create_qp {
  267. __aligned_u64 buf_addr;
  268. __aligned_u64 db_addr;
  269. __u32 sq_wqe_count;
  270. __u32 rq_wqe_count;
  271. __u32 rq_wqe_shift;
  272. __u32 flags;
  273. __u32 uidx;
  274. __u32 bfreg_index;
  275. union {
  276. __aligned_u64 sq_buf_addr;
  277. __aligned_u64 access_key;
  278. };
  279. };
  280. /* RX Hash function flags */
  281. enum mlx5_rx_hash_function_flags {
  282. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  283. };
  284. /*
  285. * RX Hash flags, these flags allows to set which incoming packet's field should
  286. * participates in RX Hash. Each flag represent certain packet's field,
  287. * when the flag is set the field that is represented by the flag will
  288. * participate in RX Hash calculation.
  289. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  290. * and *TCP and *UDP flags can't be enabled together on the same QP.
  291. */
  292. enum mlx5_rx_hash_fields {
  293. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  294. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  295. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  296. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  297. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  298. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  299. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  300. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
  301. MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
  302. /* Save bits for future fields */
  303. MLX5_RX_HASH_INNER = (1UL << 31),
  304. };
  305. struct mlx5_ib_create_qp_rss {
  306. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  307. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  308. __u8 rx_key_len; /* valid only for Toeplitz */
  309. __u8 reserved[6];
  310. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  311. __u32 comp_mask;
  312. __u32 flags;
  313. };
  314. enum mlx5_ib_create_qp_resp_mask {
  315. MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
  316. MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
  317. MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
  318. MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
  319. MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR = 1UL << 4,
  320. };
  321. struct mlx5_ib_create_qp_resp {
  322. __u32 bfreg_index;
  323. __u32 reserved;
  324. __u32 comp_mask;
  325. __u32 tirn;
  326. __u32 tisn;
  327. __u32 rqn;
  328. __u32 sqn;
  329. __u32 reserved1;
  330. __u64 tir_icm_addr;
  331. };
  332. struct mlx5_ib_alloc_mw {
  333. __u32 comp_mask;
  334. __u8 num_klms;
  335. __u8 reserved1;
  336. __u16 reserved2;
  337. };
  338. enum mlx5_ib_create_wq_mask {
  339. MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
  340. };
  341. struct mlx5_ib_create_wq {
  342. __aligned_u64 buf_addr;
  343. __aligned_u64 db_addr;
  344. __u32 rq_wqe_count;
  345. __u32 rq_wqe_shift;
  346. __u32 user_index;
  347. __u32 flags;
  348. __u32 comp_mask;
  349. __u32 single_stride_log_num_of_bytes;
  350. __u32 single_wqe_log_num_of_strides;
  351. __u32 two_byte_shift_en;
  352. };
  353. struct mlx5_ib_create_ah_resp {
  354. __u32 response_length;
  355. __u8 dmac[ETH_ALEN];
  356. __u8 reserved[6];
  357. };
  358. struct mlx5_ib_burst_info {
  359. __u32 max_burst_sz;
  360. __u16 typical_pkt_sz;
  361. __u16 reserved;
  362. };
  363. struct mlx5_ib_modify_qp {
  364. __u32 comp_mask;
  365. struct mlx5_ib_burst_info burst_info;
  366. __u32 reserved;
  367. };
  368. struct mlx5_ib_modify_qp_resp {
  369. __u32 response_length;
  370. __u32 dctn;
  371. };
  372. struct mlx5_ib_create_wq_resp {
  373. __u32 response_length;
  374. __u32 reserved;
  375. };
  376. struct mlx5_ib_create_rwq_ind_tbl_resp {
  377. __u32 response_length;
  378. __u32 reserved;
  379. };
  380. struct mlx5_ib_modify_wq {
  381. __u32 comp_mask;
  382. __u32 reserved;
  383. };
  384. struct mlx5_ib_clock_info {
  385. __u32 sign;
  386. __u32 resv;
  387. __aligned_u64 nsec;
  388. __aligned_u64 cycles;
  389. __aligned_u64 frac;
  390. __u32 mult;
  391. __u32 shift;
  392. __aligned_u64 mask;
  393. __aligned_u64 overflow_period;
  394. };
  395. enum mlx5_ib_mmap_cmd {
  396. MLX5_IB_MMAP_REGULAR_PAGE = 0,
  397. MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
  398. MLX5_IB_MMAP_WC_PAGE = 2,
  399. MLX5_IB_MMAP_NC_PAGE = 3,
  400. /* 5 is chosen in order to be compatible with old versions of libmlx5 */
  401. MLX5_IB_MMAP_CORE_CLOCK = 5,
  402. MLX5_IB_MMAP_ALLOC_WC = 6,
  403. MLX5_IB_MMAP_CLOCK_INFO = 7,
  404. MLX5_IB_MMAP_DEVICE_MEM = 8,
  405. };
  406. enum {
  407. MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
  408. };
  409. /* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
  410. enum {
  411. MLX5_IB_CLOCK_INFO_V1 = 0,
  412. };
  413. struct mlx5_ib_flow_counters_desc {
  414. __u32 description;
  415. __u32 index;
  416. };
  417. struct mlx5_ib_flow_counters_data {
  418. RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
  419. __u32 ncounters;
  420. __u32 reserved;
  421. };
  422. struct mlx5_ib_create_flow {
  423. __u32 ncounters_data;
  424. __u32 reserved;
  425. /*
  426. * Following are counters data based on ncounters_data, each
  427. * entry in the data[] should match a corresponding counter object
  428. * that was pointed by a counters spec upon the flow creation
  429. */
  430. struct mlx5_ib_flow_counters_data data[];
  431. };
  432. #endif /* MLX5_ABI_USER_H */