msm_drm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #ifndef __MSM_DRM_H__
  25. #define __MSM_DRM_H__
  26. #include "drm.h"
  27. #if defined(__cplusplus)
  28. extern "C" {
  29. #endif
  30. /* Please note that modifications to all structs defined here are
  31. * subject to backwards-compatibility constraints:
  32. * 1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
  33. * user/kernel compatibility
  34. * 2) Keep fields aligned to their size
  35. * 3) Because of how drm_ioctl() works, we can add new fields at
  36. * the end of an ioctl if some care is taken: drm_ioctl() will
  37. * zero out the new fields at the tail of the ioctl, so a zero
  38. * value should have a backwards compatible meaning. And for
  39. * output params, userspace won't see the newly added output
  40. * fields.. so that has to be somehow ok.
  41. */
  42. #define MSM_PIPE_NONE 0x00
  43. #define MSM_PIPE_2D0 0x01
  44. #define MSM_PIPE_2D1 0x02
  45. #define MSM_PIPE_3D0 0x10
  46. /* The pipe-id just uses the lower bits, so can be OR'd with flags in
  47. * the upper 16 bits (which could be extended further, if needed, maybe
  48. * we extend/overload the pipe-id some day to deal with multiple rings,
  49. * but even then I don't think we need the full lower 16 bits).
  50. */
  51. #define MSM_PIPE_ID_MASK 0xffff
  52. #define MSM_PIPE_ID(x) ((x) & MSM_PIPE_ID_MASK)
  53. #define MSM_PIPE_FLAGS(x) ((x) & ~MSM_PIPE_ID_MASK)
  54. /* timeouts are specified in clock-monotonic absolute times (to simplify
  55. * restarting interrupted ioctls). The following struct is logically the
  56. * same as 'struct timespec' but 32/64b ABI safe.
  57. */
  58. struct drm_msm_timespec {
  59. __s64 tv_sec; /* seconds */
  60. __s64 tv_nsec; /* nanoseconds */
  61. };
  62. #define MSM_PARAM_GPU_ID 0x01
  63. #define MSM_PARAM_GMEM_SIZE 0x02
  64. #define MSM_PARAM_CHIP_ID 0x03
  65. #define MSM_PARAM_MAX_FREQ 0x04
  66. #define MSM_PARAM_TIMESTAMP 0x05
  67. #define MSM_PARAM_GMEM_BASE 0x06
  68. #define MSM_PARAM_NR_RINGS 0x07
  69. struct drm_msm_param {
  70. __u32 pipe; /* in, MSM_PIPE_x */
  71. __u32 param; /* in, MSM_PARAM_x */
  72. __u64 value; /* out (get_param) or in (set_param) */
  73. };
  74. /*
  75. * GEM buffers:
  76. */
  77. #define MSM_BO_SCANOUT 0x00000001 /* scanout capable */
  78. #define MSM_BO_GPU_READONLY 0x00000002
  79. #define MSM_BO_CACHE_MASK 0x000f0000
  80. /* cache modes */
  81. #define MSM_BO_CACHED 0x00010000
  82. #define MSM_BO_WC 0x00020000
  83. #define MSM_BO_UNCACHED 0x00040000
  84. #define MSM_BO_FLAGS (MSM_BO_SCANOUT | \
  85. MSM_BO_GPU_READONLY | \
  86. MSM_BO_CACHED | \
  87. MSM_BO_WC | \
  88. MSM_BO_UNCACHED)
  89. struct drm_msm_gem_new {
  90. __u64 size; /* in */
  91. __u32 flags; /* in, mask of MSM_BO_x */
  92. __u32 handle; /* out */
  93. };
  94. #define MSM_INFO_IOVA 0x01
  95. #define MSM_INFO_FLAGS (MSM_INFO_IOVA)
  96. struct drm_msm_gem_info {
  97. __u32 handle; /* in */
  98. __u32 flags; /* in - combination of MSM_INFO_* flags */
  99. __u64 offset; /* out, mmap() offset or iova */
  100. };
  101. #define MSM_PREP_READ 0x01
  102. #define MSM_PREP_WRITE 0x02
  103. #define MSM_PREP_NOSYNC 0x04
  104. #define MSM_PREP_FLAGS (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
  105. struct drm_msm_gem_cpu_prep {
  106. __u32 handle; /* in */
  107. __u32 op; /* in, mask of MSM_PREP_x */
  108. struct drm_msm_timespec timeout; /* in */
  109. };
  110. struct drm_msm_gem_cpu_fini {
  111. __u32 handle; /* in */
  112. };
  113. /*
  114. * Cmdstream Submission:
  115. */
  116. /* The value written into the cmdstream is logically:
  117. *
  118. * ((relocbuf->gpuaddr + reloc_offset) << shift) | or
  119. *
  120. * When we have GPU's w/ >32bit ptrs, it should be possible to deal
  121. * with this by emit'ing two reloc entries with appropriate shift
  122. * values. Or a new MSM_SUBMIT_CMD_x type would also be an option.
  123. *
  124. * NOTE that reloc's must be sorted by order of increasing submit_offset,
  125. * otherwise EINVAL.
  126. */
  127. struct drm_msm_gem_submit_reloc {
  128. __u32 submit_offset; /* in, offset from submit_bo */
  129. __u32 or; /* in, value OR'd with result */
  130. __s32 shift; /* in, amount of left shift (can be negative) */
  131. __u32 reloc_idx; /* in, index of reloc_bo buffer */
  132. __u64 reloc_offset; /* in, offset from start of reloc_bo */
  133. };
  134. /* submit-types:
  135. * BUF - this cmd buffer is executed normally.
  136. * IB_TARGET_BUF - this cmd buffer is an IB target. Reloc's are
  137. * processed normally, but the kernel does not setup an IB to
  138. * this buffer in the first-level ringbuffer
  139. * CTX_RESTORE_BUF - only executed if there has been a GPU context
  140. * switch since the last SUBMIT ioctl
  141. */
  142. #define MSM_SUBMIT_CMD_BUF 0x0001
  143. #define MSM_SUBMIT_CMD_IB_TARGET_BUF 0x0002
  144. #define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
  145. struct drm_msm_gem_submit_cmd {
  146. __u32 type; /* in, one of MSM_SUBMIT_CMD_x */
  147. __u32 submit_idx; /* in, index of submit_bo cmdstream buffer */
  148. __u32 submit_offset; /* in, offset into submit_bo */
  149. __u32 size; /* in, cmdstream size */
  150. __u32 pad;
  151. __u32 nr_relocs; /* in, number of submit_reloc's */
  152. __u64 relocs; /* in, ptr to array of submit_reloc's */
  153. };
  154. /* Each buffer referenced elsewhere in the cmdstream submit (ie. the
  155. * cmdstream buffer(s) themselves or reloc entries) has one (and only
  156. * one) entry in the submit->bos[] table.
  157. *
  158. * As a optimization, the current buffer (gpu virtual address) can be
  159. * passed back through the 'presumed' field. If on a subsequent reloc,
  160. * userspace passes back a 'presumed' address that is still valid,
  161. * then patching the cmdstream for this entry is skipped. This can
  162. * avoid kernel needing to map/access the cmdstream bo in the common
  163. * case.
  164. */
  165. #define MSM_SUBMIT_BO_READ 0x0001
  166. #define MSM_SUBMIT_BO_WRITE 0x0002
  167. #define MSM_SUBMIT_BO_FLAGS (MSM_SUBMIT_BO_READ | MSM_SUBMIT_BO_WRITE)
  168. struct drm_msm_gem_submit_bo {
  169. __u32 flags; /* in, mask of MSM_SUBMIT_BO_x */
  170. __u32 handle; /* in, GEM handle */
  171. __u64 presumed; /* in/out, presumed buffer address */
  172. };
  173. /* Valid submit ioctl flags: */
  174. #define MSM_SUBMIT_NO_IMPLICIT 0x80000000 /* disable implicit sync */
  175. #define MSM_SUBMIT_FENCE_FD_IN 0x40000000 /* enable input fence_fd */
  176. #define MSM_SUBMIT_FENCE_FD_OUT 0x20000000 /* enable output fence_fd */
  177. #define MSM_SUBMIT_SUDO 0x10000000 /* run submitted cmds from RB */
  178. #define MSM_SUBMIT_FLAGS ( \
  179. MSM_SUBMIT_NO_IMPLICIT | \
  180. MSM_SUBMIT_FENCE_FD_IN | \
  181. MSM_SUBMIT_FENCE_FD_OUT | \
  182. MSM_SUBMIT_SUDO | \
  183. 0)
  184. /* Each cmdstream submit consists of a table of buffers involved, and
  185. * one or more cmdstream buffers. This allows for conditional execution
  186. * (context-restore), and IB buffers needed for per tile/bin draw cmds.
  187. */
  188. struct drm_msm_gem_submit {
  189. __u32 flags; /* MSM_PIPE_x | MSM_SUBMIT_x */
  190. __u32 fence; /* out */
  191. __u32 nr_bos; /* in, number of submit_bo's */
  192. __u32 nr_cmds; /* in, number of submit_cmd's */
  193. __u64 bos; /* in, ptr to array of submit_bo's */
  194. __u64 cmds; /* in, ptr to array of submit_cmd's */
  195. __s32 fence_fd; /* in/out fence fd (see MSM_SUBMIT_FENCE_FD_IN/OUT) */
  196. __u32 queueid; /* in, submitqueue id */
  197. };
  198. /* The normal way to synchronize with the GPU is just to CPU_PREP on
  199. * a buffer if you need to access it from the CPU (other cmdstream
  200. * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
  201. * handle the required synchronization under the hood). This ioctl
  202. * mainly just exists as a way to implement the gallium pipe_fence
  203. * APIs without requiring a dummy bo to synchronize on.
  204. */
  205. struct drm_msm_wait_fence {
  206. __u32 fence; /* in */
  207. __u32 pad;
  208. struct drm_msm_timespec timeout; /* in */
  209. __u32 queueid; /* in, submitqueue id */
  210. };
  211. /* madvise provides a way to tell the kernel in case a buffers contents
  212. * can be discarded under memory pressure, which is useful for userspace
  213. * bo cache where we want to optimistically hold on to buffer allocate
  214. * and potential mmap, but allow the pages to be discarded under memory
  215. * pressure.
  216. *
  217. * Typical usage would involve madvise(DONTNEED) when buffer enters BO
  218. * cache, and madvise(WILLNEED) if trying to recycle buffer from BO cache.
  219. * In the WILLNEED case, 'retained' indicates to userspace whether the
  220. * backing pages still exist.
  221. */
  222. #define MSM_MADV_WILLNEED 0 /* backing pages are needed, status returned in 'retained' */
  223. #define MSM_MADV_DONTNEED 1 /* backing pages not needed */
  224. #define __MSM_MADV_PURGED 2 /* internal state */
  225. struct drm_msm_gem_madvise {
  226. __u32 handle; /* in, GEM handle */
  227. __u32 madv; /* in, MSM_MADV_x */
  228. __u32 retained; /* out, whether backing store still exists */
  229. };
  230. /*
  231. * Draw queues allow the user to set specific submission parameter. Command
  232. * submissions specify a specific submitqueue to use. ID 0 is reserved for
  233. * backwards compatibility as a "default" submitqueue
  234. */
  235. #define MSM_SUBMITQUEUE_FLAGS (0)
  236. struct drm_msm_submitqueue {
  237. __u32 flags; /* in, MSM_SUBMITQUEUE_x */
  238. __u32 prio; /* in, Priority level */
  239. __u32 id; /* out, identifier */
  240. };
  241. #define DRM_MSM_GET_PARAM 0x00
  242. /* placeholder:
  243. #define DRM_MSM_SET_PARAM 0x01
  244. */
  245. #define DRM_MSM_GEM_NEW 0x02
  246. #define DRM_MSM_GEM_INFO 0x03
  247. #define DRM_MSM_GEM_CPU_PREP 0x04
  248. #define DRM_MSM_GEM_CPU_FINI 0x05
  249. #define DRM_MSM_GEM_SUBMIT 0x06
  250. #define DRM_MSM_WAIT_FENCE 0x07
  251. #define DRM_MSM_GEM_MADVISE 0x08
  252. /* placeholder:
  253. #define DRM_MSM_GEM_SVM_NEW 0x09
  254. */
  255. #define DRM_MSM_SUBMITQUEUE_NEW 0x0A
  256. #define DRM_MSM_SUBMITQUEUE_CLOSE 0x0B
  257. #define DRM_IOCTL_MSM_GET_PARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
  258. #define DRM_IOCTL_MSM_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
  259. #define DRM_IOCTL_MSM_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
  260. #define DRM_IOCTL_MSM_GEM_CPU_PREP DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
  261. #define DRM_IOCTL_MSM_GEM_CPU_FINI DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
  262. #define DRM_IOCTL_MSM_GEM_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
  263. #define DRM_IOCTL_MSM_WAIT_FENCE DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
  264. #define DRM_IOCTL_MSM_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
  265. #define DRM_IOCTL_MSM_SUBMITQUEUE_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
  266. #define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
  267. #if defined(__cplusplus)
  268. }
  269. #endif
  270. #endif /* __MSM_DRM_H__ */